### Form A2-3: Compliance Verification Report for Type A Inverter Connected Power Generating Modules

This form should be used by the **Manufacturer** to demonstrate and declare compliance with the requirements of EREC G99. The form can be used in a variety of ways as detailed below:

#### 1. To obtain Fully Type Tested status

The **Manufacturer** can use this form to obtain **Fully Type Tested** status for a **Power Generating Module** by registering this completed form with the Energy Networks Association (ENA) Type Test Verification Report Register.

#### 2. To obtain Type Tested status for a product

This form can be used by the Manufacturer to obtain Type Tested status for a product which is used in a Power Generating Module by registering this form with the relevant parts completed with the Energy Networks Association (ENA) Type Test Verification Report Register.

#### 3. One-off Installation

This form can be used by the Manufacturer or Installer to confirm that the Power Generating Module has been tested to satisfy all or part of the requirements of this EREC G99. This form shall be submitted to the DNO as part of the application.

A combination of (2) and (3) can be used as required, together with Form A2-4 where compliance of the **Interface Protection** is to be demonstrated on site.

#### Note:

Within this Form A2-3 the term **Power Park Module** will be used but its meaning can be interpreted within Form A2-3 to mean **Power Park Module**, **Generating Unit or Inverter** as appropriate for the context. However, note that compliance shall be demonstrated at the **Power Park Module** level.

If the **Power Generating Module** is **Fully Type Tested** and registered with the Energy Networks Association (ENA) Type Test Verification Report Register, the Installation Document (Form A3-1 or A3-2) should include the **Manufacturer's** reference number (the Product ID), and this form does not need to be submitted.

Where the **Power Generating Module** is not registered with the ENA Type Test Verification Report Register or is not **Fully Type Tested** this form (all or in parts as applicable) needs to be completed and provided to the **DNO**, to confirm that the **Power Generating Module** has been tested to satisfy all or part of the requirements of this EREC G99.

| PGM technology |                  | Hybrid Invert<br>SYNK-5K-SG<br>SYNK-3.6K-                                          | G04LP1 ←                |  |  |
|----------------|------------------|------------------------------------------------------------------------------------|-------------------------|--|--|
|                |                  | SYNK-3K-SO                                                                         | G04LP1                  |  |  |
| Manufactu      | rer name         | SunSynk Ltd.                                                                       |                         |  |  |
| Address        |                  | Flat A, 3/F Wai Yip Industrial Building,<br>171 Wai Yip Street,Kwun Tong,Hong Kong |                         |  |  |
| Tel            | +852 2884 4318   | Web site                                                                           | http://www.sunsynk.com/ |  |  |
| E:mail         | kgoughuk@globalt | ech-china.com                                                                      |                         |  |  |
| Registered     | Capacity         |                                                                                    | 5KVA/3.6KVA/3KVA        |  |  |

There are four options for Testing: (1) Fully Type Tested, (2) Partially Type Tested, (3) one-off installation, (4) tested on site at time of commissioning. The check box below indicates which tests in this Form have been completed for each of the options. With the exception of Fully Type Tested PGMs tests marked with \* may be carried out at the time of commissioning (Form A4). Insert Document reference(s) for Manufacturers' Information

| Tested option:                                                                                                              | 1. Fully<br>Type<br>Tested | 2. Partially<br>Type<br>Tested | 3. One-off Manufac turers'. Info. | 4. Tested on Site at time of Commissioning |
|-----------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------|-----------------------------------|--------------------------------------------|
| <ol> <li>Fully Type Tested - all tests detailed below<br/>completed and evidence attached to this<br/>submission</li> </ol> |                            | N/A                            | N/A                               | N/A                                        |
| 1. Operating Range                                                                                                          | N/A                        | 4                              |                                   |                                            |
| 2. PQ - Harmonics                                                                                                           |                            | 4                              |                                   |                                            |
| 3. PQ – Voltage Fluctuation and Flicker                                                                                     |                            | 4                              |                                   |                                            |
| <ol> <li>PQ – DC Injection (Power Park Modules only)</li> </ol>                                                             |                            | 1                              |                                   |                                            |
| 5. Power Factor (PF)*                                                                                                       |                            | 4                              |                                   |                                            |
| 6. Frequency protection trip and ride through tests*                                                                        |                            | 1                              | >                                 |                                            |
| 7. Voltage protection trip and ride through tests*                                                                          |                            | 4                              |                                   |                                            |
| 8. Protection – Loss of Mains Test*,  Vector Shift and RoCoF Stability Test*                                                |                            | 1                              |                                   |                                            |
| 9. LFSM-O Test*                                                                                                             |                            | 4                              |                                   |                                            |
| 10. Protection – Reconnection Timer*                                                                                        |                            | 4                              |                                   |                                            |
| 11. Fault Level Contribution                                                                                                |                            | 4                              |                                   |                                            |
| 12. Self-monitoring Solid State Switch                                                                                      |                            | N/A                            |                                   |                                            |
| 13. Wiring functional tests if required by para 15.2.1 (attach relevant schedule of tests)*                                 |                            | N/A                            |                                   |                                            |
| 14. Logic Interface (input port)*                                                                                           |                            | 1                              |                                   |                                            |

There are four options for Testing: (1) Fully Type Tested, (2) Partially Type Tested, (3) one-off installation, (4) tested on site at time of commissioning. The check box below indicates which tests in this Form have been completed for each of the options. With the exception of Fully Type Tested PGMs tests marked with \* may be carried out at the time of commissioning (Form A4). Insert Document reference(s) for Manufacturers' Information Fully Partially 3. One-off Tested on Tested option: Manufac Site at Type Type Tested turers'. time of Tested Info. Commissioning \* may be carried out at the time of commissioning (Form A.2-4). Manufacturer compliance declaration. - I certify that all products supplied by the company with the above Type Tested Manufacturer's reference number will be manufactured and tested to ensure that they perform as stated in this document, prior to shipment to site and that no site Modifications are required to ensure that the product meets all the requirements of EREC G99. On behalf of SUN SYML UK LTD. Signed

Note that testing can be done by the Manufacturer of an individual component or by an external test house.

Where parts of the testing are carried out by persons or organisations other than the **Manufacturer** then that person or organisation shall keep copies of all test records and results supplied to them to verify that the testing has been carried out by people with sufficient technical competency to carry out the tests.

# A2-3 Compliance Verification Report –Tests for Type A Inverter Connected Power Generating Modules – test record

1. Operating Range: Five tests should be carried with the Power Generating Module operating at Registered Capacity and connected to a suitable test supply or grid simulation set. The power supplied by the primary source shall be kept stable within  $\pm$  5 % of the apparent power value set for the entire duration of each test sequence.

Frequency, voltage and **Active Power** measurements at the output terminals of the **Power Generating Module** shall be recorded every second. The tests will verify that the **Power Generating Module** can operate within the required ranges for the specified period of time.

The Interface Protection shall be disabled during the tests.

In case of a PV Power Park Module the PV primary source may be replaced by a DC source.

In case of a full converter Power Park Module (eg wind) the primary source and the prime mover Inverter/rectifier may be replaced by a DC source.

| inverter/rectiller may be replaced by a DO source.                                                                                                                                                                                                                                     |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Test 1  Voltage = 85% of nominal (195.5 V),  Frequency = 47 Hz,  Power Factor = 1,  Period of test 20 s                                                                                                                                                                                |  |
| Test 2  Voltage = 85% of nominal (195.5 V), Frequency = 47.5 Hz,  Power Factor = 1, Period of test 90 minutes                                                                                                                                                                          |  |
| Test 3  Voltage = 110% of nominal (253 V).,  Frequency = 51.5 Hz,  Power Factor = 1,  Period of test 90 minutes                                                                                                                                                                        |  |
| Test 4  Voltage = 110% of nominal (253 V), Frequency = 52.0 Hz,  Power Factor = 1, Period of test 15 minutes                                                                                                                                                                           |  |
| Test 5 RoCoF withstand  Confirm that the Power Generating Module is capable of staying connected to the Distribution Network and operate at rates of change of frequency up to 1 Hzs-1 as measured over a period of 500 ms. Note that this is not expected to be demonstrated on site. |  |
| TEST1                                                                                                                                                                                                                                                                                  |  |





TEST3





#### 2. Power Quality - Harmonics:

For **Power Generating Modules** of **Registered Capacity** of less than 75 A per phase (ie 50 kW) the test requirements are specified in Annex A.7.1.5. These tests should be carried out as specified in BS EN 61000-3-12 The results need to comply with the limits of Table 2 of BS EN 61000-3-12 for single phase equipment and Table 3 of BS EN 610000-3-12 for three phase equipment.

Power Generating Modules with emissions close to the limits laid down in BS EN 61000-3-12 may require the installation of a transformer between 2 and 4 times the rating of the Power Generating Module in order to accept the connection to a Distribution Network.

For Power Generating Modules of Registered Capacity of greater than 75 A per phase (ie 50 kW) the installation shall be designed in accordance with EREC G5.

#### Power Generating Module tested to BS EN 61000-3-12

| Power Generating Module rating per phase (rpp)  Harmonic At 45-55% of Registered Capacity |                                 | 5                           | kVA                          | Harmonic % = Measured<br>Value (A) x 23/rating per<br>phase (kVA) |         |            |
|-------------------------------------------------------------------------------------------|---------------------------------|-----------------------------|------------------------------|-------------------------------------------------------------------|---------|------------|
|                                                                                           |                                 | 100% of Registered Capacity |                              | Limit in BS EN 61000-3-12                                         |         |            |
|                                                                                           | Measured<br>Value MV<br>in Amps | %                           | Measured Value MV in<br>Amps | %                                                                 | 1 phase | 3 phase    |
| 2                                                                                         | 0.0229                          | 0.291                       | 0.054                        | 0.3481                                                            | 8%      | 8%         |
| 3                                                                                         | 0.0117                          | 0.1488                      | 0.0285                       | 0.1811                                                            | 21.6%   | Not stated |
| 4                                                                                         | 0.0184                          | 0.2335                      | 0.02                         | 0.1271                                                            | 4%      | 4%         |
| 5                                                                                         | 0.132                           | 1.6753                      | 0.267                        | 1.6993                                                            | 10.7%   | 10.7%      |
| 6                                                                                         | 0.0059                          | 0.076                       | 0.0157                       | 0.1                                                               | 2.67%   | 2.67%      |
| 7                                                                                         | 0.0879                          | 1.116                       | 0.1776                       | 1.1288                                                            | 7.2%    | 7.2%       |

| 8                 | 0.0168 | 0.2137 | 0.0303 | 0.1298 | 2%    | 2%         |
|-------------------|--------|--------|--------|--------|-------|------------|
| 9                 | 0.0038 | 0.4659 | 0.0163 | 0.104  | 3.8%  | Not stated |
| 10                | 0.0265 | 0.3370 | 0.0555 | 0.353  | 1.6%  | 1.6%       |
| 11                | 0.0367 | 0.4655 | 0.0877 | 0.5572 | 3.1%  | 3.1%       |
| 12                | 0.0089 | 0.1132 | 0.0114 | 0.0726 | 1.33% | 1.33%      |
| 13                | 0.0365 | 0.4635 | 0.0726 | 0.4613 | 2%    | 2%         |
| THD1              |        | 2.225  |        | 2.29   | 23%   | 13%        |
| PWHD <sup>2</sup> |        | 0.41   |        | 0.39   | 23%   | 22%        |

#### 3. Power Quality - Voltage fluctuations and Flicker:

For **Power Generating Module**s of **Registered Capacity** of less than 75 A per phase (ie 50 kW) these tests should be undertaken in accordance with Annex A.7.1.4.3. Results should be normalised to a standard source impedance, or if this results in figures above the limits set in BS EN 61000-3-11 to a suitable Maximum Impedance.

For **Power Generating Modules** of **Registered Capacity** of greater than 75 A per phase (ie 50 kW) the installation shall be designed in accordance with EREC P28.

|                                            | Starting |      |      | Stopping |      |      | Running | Running      |  |
|--------------------------------------------|----------|------|------|----------|------|------|---------|--------------|--|
| <u> </u>                                   | d max    | d c  | d(t) | d max    | d c  | d(t) | Pst     | P It 2 hours |  |
| Measured<br>Values at<br>test<br>impedance | 0.63     | 0.04 | 0.0  | 0.1      | 0.09 | 0    | 0.29    | 0.16         |  |
| Normalised<br>to standard<br>impedance     | 0.64     | 0.05 | 0    | 0.11     | 0.1  | 0    | 0.3     | 0.17         |  |
| Normalised<br>to required<br>maximum       | NA       | NA   | NA   | NA       | NA   | NA   | NA      | NA           |  |

<sup>1</sup> THD = Total Harmonic Distortion

<sup>2</sup> PWHD = Partial Weighted Harmonic Distortion

| impedance                                   |    |       |      |    |      |        |     |      |   |
|---------------------------------------------|----|-------|------|----|------|--------|-----|------|---|
| Limits set<br>under BS<br>EN 61000-3-<br>11 | 4% | 3.3%  | 3.3% | 4% | 3.3% | 3.3%   | 1.0 | 0.68 | 5 |
|                                             |    |       |      |    |      |        |     |      |   |
| Test<br>Impedance                           | R  | 0.4 ^ | Ω    |    | XI   | 0.25 ^ |     |      | Ω |
| Standard<br>Impedance                       | R  | 0.4 ^ | Ω    |    | XI   | 0.25 ^ |     |      | Ω |
| Maximum<br>Impedance                        | R  |       | Ω    |    | XI   |        |     |      | Ω |

<sup>\*</sup> Applies to three phase and split single phase Power Generating Modules.

For voltage change and flicker measurements the following formula is to be used to convert the measured values to the normalised values where the **Power Factor** of the generation output is 0.98 or above.

Normalised value = Measured value x reference source resistance/measured source resistance at test point

Single phase units reference source resistance is 0.4  $\Omega$ 

Two phase units in a three phase system reference source resistance is 0.4  $\Omega$ 

Two phase units in a split phase system reference source resistance is 0.24  $\Omega$ 

Three phase units reference source resistance is 0.24 Ω

Where the **Power Factor** of the output is under 0.98 then the XI to R ratio of the test impedance should be close to that of the Standard Impedance.

The stopping test should be a trip from full load operation.

The duration of these tests need to comply with the particular requirements set out in the testing notes for the technology under test. Dates and location of the test need to be noted below

| Test start date | 2019-09-16     | Test end date               | 2019-09-16        |
|-----------------|----------------|-----------------------------|-------------------|
| Test location   | No.26 South Yo | ongJiang Road, Daqi, Beilur | n, NingBo, China. |

**4. Power quality – DC injection:** The tests should be carried out on a single **Generating Unit**. Tests are to be carried out at three defined power levels ±5%. At 230 V a 50 kW three phase **Inverter** has a current output of 217 A so DC limit is 543 mA. These tests should be undertaken in accordance with Annex A.7.1.4.4.

| Test power level         | 10%    | 55%    | 100%    |
|--------------------------|--------|--------|---------|
| Recorded value in Amps   | 0.023A | 0.015A | 0.0086A |
| as % of rated AC current | 0.066  | 0.043  | 0.024   |
| Limit                    | 0.25%  | 0.25%  | 0.25%   |

5. Power Factor: The tests should be carried out on a single Power Generating Module. Tests are to be carried out at three voltage levels and at Registered Capacity. Voltage to be maintained within ±1.5% of the

<sup>^</sup> Applies to single phase Power Generating Module and Power Generating Modules using two phases on a three phase system

| Voltage            | 0.94 pu (216.2 V) | 1 pu (230 V) | 1.1 pu (253 V) |  |
|--------------------|-------------------|--------------|----------------|--|
| Measured value     | 0.999             | 0.999        | 0.999          |  |
| Power Factor Limit | >0.95             | >0.95        | >0.95          |  |

| Function       | Setting   |            | Trip test |               | "No trip tests"    |                 |  |
|----------------|-----------|------------|-----------|---------------|--------------------|-----------------|--|
|                | Frequency | Time delay | Frequency | Time<br>delay | Frequency /time    | Confirm no trip |  |
| U/F<br>stage 1 | 47.5 Hz   | 20 s       | 47.49 Hz  | 20.1s         | 47.7 Hz<br>30 s    | no trip         |  |
| U/F<br>stage 2 | 47 Hz     | 0.5 s      | 46.95Hz   | 0.6s          | 47.2 Hz<br>19.5 s  | no trip         |  |
|                |           |            |           |               | 46.8 Hz<br>0.45 s  | no trip         |  |
| O/F            | 52 Hz     | 0.5 s      | 52.01 Hz  | 0.62s         | 51.8 Hz<br>120.0 s | no trip         |  |
|                |           |            |           |               | 52.2 Hz<br>0.45 s  | no trip         |  |

Note. For frequency trip tests the frequency required to trip is the setting ± 0.1 Hz. In order to measure the time delay a larger deviation than the minimum required to operate the projection can be used. The "No trip tests" need to be carried out at the setting ± 0.2 Hz and for the relevant times as shown in the table above to ensure that the protection will not trip in error.

### 7. Protection - Voltage tests: These tests should be carried out in accordance with Annex A.7.1.2.2.

| Function       | Setting              |            | Trip test |               | "No trip tests"   |                 |
|----------------|----------------------|------------|-----------|---------------|-------------------|-----------------|
|                | Voltage              | Time delay | Voltage   | Time<br>delay | Voltage /time     | Confirm no trip |
| U/V            | 0.8 pu<br>(184 V)    | 2.5 s      | 183.5V    | 38            | 188 V<br>5.0 s    | no trip         |
|                |                      |            |           |               | 180 V<br>2.45 s   | no trip         |
| O/V stage<br>1 | 1.14 pu<br>(262.2 V) | 1.0 s      | 263V      | 1.28          | 258.2 V<br>5.0 s  | no trip         |
| O/V stage      | 1.19 pu<br>(273.7 V) | 0.5 s      | 275V      | 0.8S          | 269.7 V<br>0.95 s | no trip         |
|                |                      |            |           |               | 277.7 V<br>0.45 s | no trip         |

Note for Voltage tests the Voltage required to trip is the setting  $\pm 3.45$  V. The time delay can be measured at a larger deviation than the minimum required to operate the protection. The No trip tests need to be carried out at the setting  $\pm 4$  V and for the relevant times as shown in the table above to ensure that the protection will not trip in error.

|                                   | <b>T</b> 1  | -basilel ba |         | and in | accordance | with | DC EN | 62116  |
|-----------------------------------|-------------|-------------|---------|--------|------------|------|-------|--------|
| 8.Protection - Loss of Mains test | These tests | s should be | carried | out in | accordance | with | DO EN | 02110. |
| Annex A.7.1.2.4.                  |             |             |         |        |            |      |       |        |

The following sub set of tests should be recorded in the following table.

| Test Power and imbalance    | 33%     | 66%     | 100%   | 33%     | 66%     | 100%    |
|-----------------------------|---------|---------|--------|---------|---------|---------|
|                             | -5% Q   | -5% Q   | -5% P  | +5% Q   | +5% Q   | +5% P   |
|                             | Test 22 | Test 12 | Test 5 | Test 31 | Test 21 | Test 10 |
| Trip time.<br>Limit is 0.5s | 0.152s  | 0.302s  | 0.385s | 0.166s  | 0.298s  | 0.359s  |

## Loss of Mains Protection, Vector Shift Stability test. This test should be carried out in accordance with Annex A.7.1.2.6.

|                          | Start<br>Freque<br>ncy | Change       | Confirm no trip |
|--------------------------|------------------------|--------------|-----------------|
| Positive Vector<br>Shift | 49.5 H<br>z            | +50 degrees  | no trip         |
| Negative<br>Vector Shift | 50.5 H                 | - 50 degrees | no trip         |

# Loss of Mains Protection, RoCoF Stability test: This test should be carried out in accordance with Annex A.7.1.2.6.

| Ramp range            | Test frequency ramp:    | Test Duration | Confirm no trip |
|-----------------------|-------------------------|---------------|-----------------|
| 49.0 Hz to<br>51.0 Hz | +0.95 Hzs <sup>-1</sup> | 2.1 s         | no trip         |
| 51.0 Hz to<br>49.0 Hz | -0.95 Hzs <sup>-1</sup> | 2.1 s         | no trip         |

## 9. Limited Frequency Sensitive Mode – Over frequency test: The test should be carried out using the specific threshold frequency of 50.4 Hz and Droop of 10%.

This test should be carried out in accordance with Annex A.7.1.3.

Active Power response to rising frequency/time plots are attached if frequency injection tests are undertaken in accordance with Annex A.7.2.4.

Y/N

Alternatively, simulation results should be noted below:

| Test sequence at Registered Capacity >80% | Measured Active<br>Power Output | Frequency | Primary Power Source | Active Power<br>Gradient |
|-------------------------------------------|---------------------------------|-----------|----------------------|--------------------------|
| Step a) 50.00Hz<br>±0.01Hz                | 5000                            | 50.00     | 5500W                | :-                       |

| A.7.1.5.                                                                                                                                                           | on: These tests shall                                          | be carried out in accordance with EREC                                                     | G99 Anne |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------|
| For Inverter output                                                                                                                                                |                                                                | 7                                                                                          |          |
| Time after fault                                                                                                                                                   | Volts                                                          | Amps                                                                                       |          |
| 20ms                                                                                                                                                               | 147V                                                           | 35.6A                                                                                      |          |
| 100ms                                                                                                                                                              | NA                                                             | NA                                                                                         |          |
| 250ms                                                                                                                                                              | NA                                                             | NA                                                                                         |          |
| 500ms                                                                                                                                                              | NA                                                             | NA                                                                                         |          |
| Time to trip                                                                                                                                                       | 0.188                                                          | In seconds                                                                                 |          |
| 12. Self-Monitoring solid s                                                                                                                                        | tate switching: No sp                                          | pecified test requirements. Refer to Annex A.7                                             | .1.7.    |
| It has been weifed that in                                                                                                                                         |                                                                |                                                                                            |          |
| the <b>Power Park Module</b> , the a value below 50 volts within                                                                                                   | e voltage on the outp                                          | state switching device failing to disconnect ut side of the switching device is reduced to | NA       |
| the Power Park Module, th                                                                                                                                          | ne voltage on the outp                                         | ut side of the switching device is reduced to                                              | NA       |
| the Power Park Module, the a value below 50 volts within 13. Wiring functional tests                                                                               | ne voltage on the outp<br>n 0.5 s.<br>:: If required by para 1 | ut side of the switching device is reduced to                                              |          |
| the Power Park Module, the a value below 50 volts within 13. Wiring functional tests  Confirm that the relevant                                                    | test schedule is atta                                          | ut side of the switching device is reduced to 5.2.1.                                       |          |
| the Power Park Module, the a value below 50 volts within 13. Wiring functional tests  Confirm that the relevant commissioning)  14. Logic interface (input page 1) | test schedule is atta                                          | ut side of the switching device is reduced to 5.2.1.                                       |          |
| the Power Park Module, the a value below 50 volts within 13. Wiring functional tests  Confirm that the relevant commissioning)  14. Logic interface (input page 1) | test schedule is atta                                          | 5.2.1. ached (tests to be undertaken at time of                                            | NA       |

|                                                         |                                                |                                                                   |                           | 1 ago 11                    |
|---------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|---------------------------|-----------------------------|
| Ramp range                                              | Test frequency ramp                            | : Test [                                                          | Duration                  | Confirm no trip             |
| 49.0 Hz to<br>51.0 Hz                                   | +0.95 Hzs <sup>-1</sup>                        | 2.1 s                                                             |                           | no trip                     |
| 51.0 Hz to<br>49.0 Hz                                   | -0.95 Hzs <sup>-1</sup>                        | 2.1 s                                                             |                           | no trip                     |
| specific threshold                                      | frequency of 50.4 Hz                           | le – Over frequency<br>and Droop of 10%.<br>dance with Annex A.7. | test: The test should b   | e carried out using th      |
| Active Power res<br>injection tests are                 | ponse to rising freque<br>undertaken in accord | ency/time plots are atta<br>lance with Annex A.7.2                | ched if frequency<br>2.4. | Y/N                         |
| Alternatively, simu                                     | ulation results should                         | be noted below:                                                   |                           |                             |
| Test sequence at Registered Capacity >80%               | Measured Active<br>Power Output                | Frequency                                                         | Primary Power Sou         | Active Powe<br>Gradient     |
| Step a) 50.00Hz<br>±0.01Hz                              | 12005                                          | 50.00                                                             | 12350W                    | -                           |
| Step b) 50.45Hz<br>±0.05Hz                              | 11853                                          | 50.45                                                             |                           | -                           |
| Step c) 50.70Hz<br>±0.10Hz                              | 11292                                          | 50.70                                                             |                           | -                           |
| Step d) 51.15Hz<br>±0.05Hz                              | 10281                                          | 51.15                                                             |                           | -                           |
| Step e) 50.70Hz<br>±0.10Hz                              | 11190                                          | 50.70                                                             |                           | -                           |
| Step f) 50.45Hz<br>±0.05Hz                              | 11845                                          | 50.45                                                             |                           | -                           |
| Step g) 50.00Hz<br>±0.01Hz                              | 12010                                          | 50.00                                                             |                           |                             |
| Test sequence<br>at Registered<br>Capacity 40% -<br>60% | Measured Active<br>Power Output                | Frequency Primary<br>Source                                       |                           | er Active Power<br>Gradient |
| Step a) 50.00Hz<br>±0.01Hz                              | 6003                                           | 50.00                                                             | 6215W                     | -                           |
| Step b) 50.45Hz<br>±0.05Hz                              | 5853                                           | 50.45                                                             |                           | -                           |
| Step c) 50.70Hz<br>±0.10Hz                              | 5632                                           | 50.70                                                             |                           | -                           |

| Step d) 51.15H<br>±0.05Hz                  | -lz   | 5176                                                    | 51.15                                            |                                              | 2                                    |                     | -                  |
|--------------------------------------------|-------|---------------------------------------------------------|--------------------------------------------------|----------------------------------------------|--------------------------------------|---------------------|--------------------|
| Step e) 50.70h<br>±0.10Hz                  | Ηz    | 5604                                                    | 50.70                                            |                                              |                                      |                     | -                  |
| Step f) 50.458<br>±0.05Hz                  | Hz    | 5833                                                    | 50.45                                            |                                              |                                      |                     |                    |
| Step g) 50.000<br>±0.01Hz                  | Ηz    | 6008                                                    | 50.00                                            |                                              |                                      |                     |                    |
| 10. Protection                             | 1 - R | e-connection t                                          | imer.                                            |                                              |                                      |                     |                    |
| Test should p                              | rove  | that the reconr                                         | nection sequence s<br>stage 1 settings of        | tarts<br>Tab                                 | after a minimur<br>ole 10.1.         | m delay of 20 s f   | or restoration (   |
| Time delay setting                         | Mea   | asured delay                                            | Checks on no rec<br>outside stage 1 lin          |                                              |                                      | ige or frequency is | s brought to jus   |
| 60S                                        |       | 65S                                                     | At 1.16 pu (266.2                                | pu (266.2 V) At 0.78 pu (180.0 V) At 47.4 Hz |                                      | At 47.4 Hz          | At 52.1 Hz         |
| Confirmation t<br>Generating N<br>connect. |       | he <b>Power</b><br>le does not re-                      | No reconnection                                  |                                              | No<br>reconnection                   | No<br>reconnection  | No<br>reconnection |
| A.7.1.5.                                   |       |                                                         | These tests shall b                              | e c                                          | arried out in acc                    | cordance with ER    | REC G99 Anne       |
| Time after                                 | fault |                                                         | Volts                                            |                                              | Amps                                 |                     |                    |
| 20ms                                       |       |                                                         | 217V                                             | T                                            | 360mA                                |                     |                    |
| 100ms                                      |       |                                                         | NA                                               | T                                            | NA                                   | 1                   |                    |
| 250ms                                      |       |                                                         | NA                                               | T                                            | NA                                   |                     |                    |
| 500ms                                      |       |                                                         | NA                                               |                                              | NA                                   |                     |                    |
| Time to trip                               | )     |                                                         | 0.672                                            |                                              | In seconds                           |                     |                    |
| 12. Self-Moi                               | nitor | ing solid state                                         | switching: No spec                               | cified                                       | d test requiremen                    | ts. Refer to Annex  | A.7.1.7.           |
| the Power F                                | ark   | ed that in the e<br>Module, the vol<br>volts within 0.5 | vent of the solid st<br>tage on the output<br>s. | ate<br>side                                  | switching device<br>of the switching | failing to disconn  | ect NA             |
| 13. Wiring fo                              | uncti | ional tests: If re                                      | quired by para 15.2                              | 2.1.                                         |                                      |                     |                    |
| Confirm that                               | t the | relevant test                                           | schedule is attach                               | ned                                          | (tests to be un                      | dertaken at time    | of NA              |
| 14. Logic in                               | terfa | ce (input port).                                        |                                                  |                                              |                                      |                     |                    |

ENA Engineering Recommendation G99 Issue 1 Amendment 4 2019 Page 13

| Confirm that an input port is provided and can be used to shut down the module.                                                        | Yes         |
|----------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Additional comments.                                                                                                                   |             |
| For the models SUN-8K-SG04LP3-EU, SUN-10K-SG04LP3-EU, SUN-12K-they are identical in hardware and the output power derated by software. | SG04LP3-EU, |